

# CS 152/252A Computer

# **Architecture and Engineering**



## **Lecture 23: Synchronization**

Intel Foundry and Arm Announce Multigeneration Collaboration on Leading-Edge SoC Design

Intel Foundry Services (IFS) and Arm today announced a multigeneration agreement to enable chip designers to build low-power compute system-on-chips (SoCs) on the Intel 18A process. The collaboration will focus on mobile SoC designs first, but allows for potential design expansion into automotive, Internet of Things (IoT), data center, aerospace and government applications. Arm® customers designing their next-generation mobile SoCs will benefit from leading-edge Intel 18A process technology, which delivers new breakthrough transistor technologies for improved power and performance, and from IFS's robust manufacturing footprint that includes U.S.- and EU-

/capacity.



https://www.intel.com/content/www/us/en/newsroom/news/intel-foundry-armannounce-multigeneration-collaboration-leading-edge-soc-design.html

# **Recap: Last Lecture**

- Memory Consistency Model (MCM) describes what values are legal for a load to return
- Sequential Consistency is most intuitive model, but almost never implemented in actual hardware
  - Single global memory order where all individual thread memory operations appear in local program order
- Stronger versus Weaker MCMs
  - TSO is strongest common model, allows local hardware thread to see own stores before other hardware threads, but otherwise no visible reordering
  - Weak multi-copy atomic model allows more reordering provided when a store is made visible to other threads, all threads can "see" at same time
  - Very weak non-multi-copy atomic model allows stores from one thread to be observed in different orders by remote threads
- Fences are used to enforce orderings within local thread, suffice for TSO and weak memory models
- Heavyweight barriers are needed for non-multi-copy atomic, across multiple hardware threads

# **Synchronization**

The need for synchronization arises whenever there are concurrent processes in a system (even in a uniprocessor system).

Two classes of synchronization:

 Producer-Consumer: A consumer process must wait until the producer process has produced data



 Mutual Exclusion: Ensure that only one process uses a resource at a given time



# **Simple Mutual-Exclusion Example**



```
// Both threads execute:
ld xdata, (xdatap)
add xdata, 1
sd xdata, (xdatap)
```

Is this correct?

# Mutual Exclusion Using Load/Store (assume SC)

A protocol based on two shared variables c1 and c2. Initially, both c1 and c2 are 0 (not busy)

### Process 1

```
c1=1;
L: if c2=1 then go to L
< critical section>
c1=0;
```

### Process 2

```
c2=1;
L: if c1=1 then go to L
< critical section>
c2=0;
```

What is wrong? *Deadlock!* 

# Mutual Exclusion: second attempt

To avoid *deadlock*, let a process give up the reservation (i.e. Process 1 sets c1 to 0) while waiting.

#### Process 1

```
L: c1=1;
    if c2=1 then
        { c1=0; go to L}
        < critical section>
        c1=0
```

### Process 2

```
L: c2=1;
    if c1=1 then
        { c2=0; go to L}
        < critical section>
        c2=0
```

- Deadlock is not possible but with a low probability a livelock may occur.
- An unlucky process may never get to enter the critical section ⇒ starvation

### A Protocol for Mutual Exclusion

T. Dekker, 1966

A protocol based on 3 shared variables c1, c2 and turn. Initially, both c1 and c2 are 0 (not busy)

### Process 1

```
c1=1;

turn = 1;

L: if c2=1 & turn=1

then go to L

< critical section>

c1=0;
```

### Process 2

```
c2=1;

turn = 2;

L: if c1=1 & turn=2

then go to L

< critical section>

c2=0;
```

- turn = *i* ensures that only process *i* can wait
- variables c1 and c2 ensure mutual exclusion
   Solution for n processes was given by Dijkstra and is quite tricky!

# Scenario 1

# **Analysis of Dekker's Algorithm**

```
... Process 2

c2=1;

turn = 2;

L: if c1=1 & turn=2

then go to L

< critical section>

c2=0;
```

# **ISA Support for Mutual-Exclusion Locks**

- Regular loads and stores in SC model (plus fences in weaker model) sufficient to implement mutual exclusion, but code is inefficient and complex
- Therefore, atomic read-modify-write (RMW) instructions added to ISAs to support mutual exclusion
- Many forms of atomic RMW instruction possible, some simple examples:
  - Test and set  $(reg_x = M[a]; M[a]=1)$
  - Swap (reg\_x=M[a]; M[a] = reg\_y)

# **Lock for Mutual-Exclusion Example**



// Both threads execute:

li xone, 1

spin: amoswap xlock, xone, (xlockp)
bnez xlock, spin

ld xdata, (xdatap)
add xdata, 1 Critical Section
sd xdata, (xdatap)
sd x0, (xlockp)

Release Lock

Assumes SC memory model

# Lock for Mutual-Exclusion with Relaxed MM



// Both threads execute:

li xone, 1

| spin: amoswap xlock, xone, (xlockp) bnez xlock, spin fence r,rw | Acquire Lock     |
|-----------------------------------------------------------------|------------------|
| <pre>ld xdata, (xdatap) add xdata, 1 sd xdata, (xdatap)</pre>   | Critical Section |
| fence rw,w<br>sd x0, (xlockp)                                   | Release Lock     |

### **CS152 Administrivia**

- Midterm 2 is done!
- Lab 4 due 4/18
- HW5 due 4/27
- Guest lectures on HyperScale computing and NoC next week
  - Sagar Karandikar and Jerry Zhao
  - "Legends of CS152/252A" ☺

# **CS252 Administrivia**

■ 4/19 last paper reading

CS252 13

# **RISC-V Atomic Memory Operations**

- Atomic Memory Operations (AMOs) have two ordering bits:
  - Acquire (aq)
  - Release (rl)
- If both clear, no additional ordering implied
- If aq set, then AMO "happens before" any following loads or stores
- If rl set, then AMO "happens after" any earlier loads or stores
- If both aq and rl set, then AMO happens in program order

# Lock for Mutual-Exclusion using RISC-V AMO



// Both threads execute:
 li xone, 1

```
spin: amoswap.w.aq xlock, xone, (xlockp)
bnez xlock, spin
Acquire Lock
ld xdata, (xdatap)
add xdata, 1
critical Section
sd xdata, (xdatap)
amoswap.w.rl x0, x0, (xlockp)
Release Lock
```

# RISC-V FENCE versus AMO.aq/rl

```
sd x1, (a1) # Unrelated store
  ld x2, (a2) # Unrelated load
  li t0, 1
again:
  amoswap.w.aq t0, t0, (a0)
 bnez t0, again
  # critical section
  amoswap.w.rl x0, x0, (a0)
  sd x3, (a3) # Unrelated store
  ld x4, (a4) # Unrelated load
```

```
sd x1, (a1) # Unrelated store
  ld x2, (a2) # Unrelated load
  li t0, 1
again:
  amoswap.w t0, t0, (a0)
  fence r, rw
  bnez t0, again
  # critical section
  fence rw, w
 amoswap.w x0, x0, (a0)

→ sd x3, (a3) # Unrelated store

  ld x4, (a4) # Unrelated load
```

AMOs only order the AMO w.r.t. other loads/stores/AMOs FENCEs order every load/store/AMO before/after FENCE

# **Executing Critical Sections without Locks**

- If a software thread is descheduled after taking lock, other threads cannot make progress inside critical section
- "Non-blocking" synchronization allows critical sections to execute atomically without taking a lock

# **Nonblocking Synchronization**

```
\begin{split} & \text{Compare\&Swap(m), } R_t, R_s: \\ & \text{if } (R_t == M[m]) \\ & \text{then } M[m] = R_s; \\ & R_s = R_t; \\ & \text{status} \leftarrow \text{success;} \\ & \text{else status} \leftarrow \text{fail;} \end{split}
```

status is an implicit argument

```
try: Load R_{head}, (head) spin: Load R_{tail}, (tail) if R_{head} = = R_{tail} goto spin Load R, (R_{head}) R_{newhead} = R_{head} + 1 Compare&Swap(head), R_{head}, R_{newhead} if (status==fail) goto try process(R)
```

# **Compare-and-Swap Issues**

- Compare and Swap is a complex instruction
  - Three source operands: address, comparand, new value
  - One return value: success/fail or old value

### ABA problem

- Load(A), Y=process(A), success=CAS(A,Y)
- What if different task switched A to B then back to A before process() finished?

### Solving ABA:

- Add a counter, and make CAS access two words:
- Double Compare and Swap (DCAS)
  - Five source operands: one address, two comparands, two values
  - Load(<A1,A2>), Z=process(A1), success=CAS(<A1,A2>,<Y,A2+1>)

### Load-reserve & Store-conditional

Special register(s) to hold reservation flag and address, and the outcome of store-conditional

```
Load-reserve R, (m):

<flag, adr> \leftarrow <1, m>;

R \leftarrow M[m];
```

```
Store-conditional (m), R:

if <flag, adr> == <1, m>

then cancel other procs'

reservation on m;

M[m] \leftarrow R;

status \leftarrow succeed;

else status \leftarrow fail;
```

```
try: Load-reserve R_{head}, (head) spin: Load R_{tail}, (tail) if R_{head} = = R_{tail} goto spin Load R, (R_{head}) R_{head} = R_{head} + 1 Store-conditional (head), R_{head} if (status==fail) goto try process(R)
```

# Load-Reserved/Store-Conditional using MESI Caches



Load-Reserved ensures line in cache in Exclusive/Modified state

Store-Conditional succeeds if line still in Exclusive/Modified state

(In practice, this implementation only works for smaller systems)

# LR/SC Issues

- LR/SC does not suffer from ABA problem, as any access to addresses will clear reservation regardless of value
  - CAS only checks stored values not intervening accesses
- LR/SC non-blocking synchronization can livelock between two competing processors
  - CAS guaranteed to make forward progress, as CAS only fails if some other thread succeeds
- RISC-V LR/SC makes guarantee of forward progress provided code inside LR/SC pair obeys certain rules
  - Can implement CAS inside RISC-V LR/SC

### **RISC-V Atomic Instructions**

- Non-blocking "Fetch-and-op" with guaranteed forward progress for simple operations, returns original memory value in register
- AMOSWAP M[a] = d
- AMOADD M[a] += d
- AMOAND M[a] &= d
- AMOOR M[a] |= d
- AMOXOR M[a] ^= d
- AMOMAX M[a] = max(M[a],d) # also, unsigned AMOMAXU
- AMOMIN M[a] = min(M[a],d) # also, unsigned AMOMINU

# **Transactional Memory**

Proposal from Knight ['80s], and Herlihy and Moss ['93]

XBEGIN
MEM-OP1
MEM-OP2
MEM-OP3
XEND

- Operations between XBEGIN instruction and XEND instruction either all succeed or are all squashed
- Access by another thread to same addresses, cause transaction to be squashed
- More flexible than CAS or LR/SC
- Commercially deployed on IBM POWER8 and Intel TSX extension, ARM announced TME

**CS252** 

# **Acknowledgements**

- This course is partly inspired by previous MIT 6.823 and Berkeley CS252 computer architecture courses created by my collaborators and colleagues:
  - Arvind (MIT)
  - Krste Asanovic (MIT/UCB)
  - Joel Emer (Intel/MIT)
  - James Hoe (CMU)
  - John Kubiatowicz (UCB)
  - David Patterson (UCB)